• img-tel +86 13728769643
  • img-email info@fpgastores.com

240pin installed (5V input / output) breadboard

By
functionEP1C6Q240C8NEP1C12Q240C8N
Logic Elements5,98012,060
M4K RAM blocks
(128X26 bits)
2052
Total number of RAM bits92,160239,616
Number of PLLs22
Maximum user I / O pins
(Device)
185173
Maximum user I / O pins
Board )
100100
 FPGA
  EP1C6Q240C8N or EP1C12Q240C8N
 100 I / O available
■ 5V compatible level converter (74LVCC3245) mounted
 Basically input / output can be switched every 8 bits (FPGA control)

  Various JTAG connector download cables (USB Blaster) , BL3, ByteBlasterII, ByteBlasterMV, etc.) Compatible 10-pin socket
 AS mode connector We
 plan to abolish the AS mode connector in the future
  How to write to EPCS via JTAG by JIC file
  PS mode is not supported. ..
 clock source
 30 MHz
 Configuration ROM
  EPCS4 (10000 times or more rewritable)
 reset circuit
 Status LED
 POWER-LED POWER-ERROR-LED

 2 general-purpose LEDs
 Power supply circuit
 5V single power supply (built-in 3.3V, 1.5V generation circuit required inside)
 6-layer board adopted
 Board dimensions: 54mmX86mm Credit card size RoHS directive compliant






Click to enlarge
Click the block diagram to enlarge